## Gate Materials and Process Variations: Exploring Their Influence on Transport Properties in Silicon MOS Devices

Md. Mamunur Rahman<sup>1</sup>, Jonathan Yue Huang<sup>1</sup>, Alexandra Dickie<sup>1,2</sup>, Steve Yianni<sup>1,2</sup>, Kok Wai Chan<sup>1,2</sup>, Fay Hudson<sup>1,2</sup>, Christopher C. Escott<sup>1,2</sup>, Andrea Morello<sup>1</sup>, Arne Laucht<sup>1,2</sup>, Andre Saraiva<sup>1,2</sup>, Andrew S. Dzurak<sup>1,2</sup> and Wee Han Lim<sup>1,2</sup>

<sup>1</sup>School of Electrical Engineering and Telecommunications, University of New South Wales, Sydney, NSW 2052, Australia

## <sup>2</sup>Diraq, Sydney, NSW, Australia

md\_mamunur.rahman@unsw.edu.au, a.dzurak@unsw.edu.au, wee.lim@unsw.edu.au

Hall bar carrier mobility and percolation density are two commonly-used metrics to assess the quality of metaloxide-semiconductor (MOS) interface. By investigating the quantum transport properties of Hall bars, valuable insights can be obtained for fabrication process optimisation and gate materials selection for MOS quantum dot qubit device [1, 2].

In this work, we fabricated a variety of six-terminal Hall bar transistors on high-quality 8-nm SiO<sub>2</sub> gate oxide thermally grown on a high-resistivity natural silicon substrate as shown in Figure 1(a). We varied fabrication parameters such as top gate material, metal deposition process, and lithography type. Throughout this work, the measurements were performed using a standard four-wire lockin technique in a variable temperature insert (VTI) system at  $\sim$ 1.7 K.

Figure 1(b) compares the peak mobility of Al-gated Hall bar device deposited via thermal evaporation or e-beam evaporation while Figure 1(c) shows a comparison between UV photolithography and electron beam lithography at two different acceleration voltages. We observed that device exposure to an electron beam during either gate metal deposition or gate patterning stages leads to the creation of additional negative charge centers in the oxide, resulting in the degradation of electron mobility of the device [3, 4].

In Figure 1(d), we compare the peak mobility of devices made by different gate materials. Aluminium-gated device shows the highest mobility and lowest percolation density (not shown in the figure). A possible explanation is that "Alneal" reduces the Si/SiO<sub>2</sub> interface trap density by atomic hydrogen, which is formed during an oxidation of Al with residual water molecules in the oxide. On the other hand, although being favored for smaller grain size, Pd-gated devices show relatively low mobility. This degradation could be explained by a combined effect of strain-induced modulation on the conduction band of silicon by Pd [5] and an increase of scattering centers by the formation of interface states during the forming gas annealing process [6].

In addition, using titanium(Ti) as an adhesive layer for Pd seems to further reduce the mobility due to the oxygen scavenging of Ti from the underlying SiO<sub>2</sub>, reducing it to SiO<sub>x</sub> and hence creating defects [2]. Furthermore, introducing an atomic layer deposition (ALD) aluminium oxide between TiPd and SiO<sub>2</sub> creates additional remote scattering sites, which further degrades electron mobility [7].

In summary, we have characterised MOS Hall bar transistors through electrical transport measurements. We found Al achieves the highest mobility when patterned using photolithography and thermal deposition. Further improvements in transport properties can be achieved by reducing scattering centres in the interfaces.

## References

- [1] D.Sabbagh, et. al., Physical Review Applied 12, 014013 (2019).
- [2] T N Camenzind et. al., Materials for Quantum Technology 1, 041001 (2021).
- [3] E. P. Nordberg et. al., Physical Review B 80, 115331 (2009).
- [4] J.S. Kim et. al., Applied Physics Letters 110, 123505 (2017).
- [5] R. M. Stein et. al., Journal of Applied Physics 130, 115102 (2021).
- [6] M. A. Formoso et. al., Sensors and Actuators B: Chemical 2, 11-22 (1990).
- [7] C.Y. Lu et. al., IEEE Electron Device Letters 27, 859-862 (2006).



Fig. 1. (a) Optical microscope image of a Hall bar transistor. Comparison of peak mobilities based on (b) metal deposition methods (c) lithography techniques and (d) top gate materials.